Intel Z520PT CH80566EE014DT Scheda Tecnica
Codici prodotto
CH80566EE014DT
Low Power Features
Datasheet
15
Table 2. Coordination of Thread Low-Power States at the Package/Core Level
Thread 0
Thread 1
TC0
TC1
1
TC2
TC4/TC6
TC0
Normal (C0)
Normal (C0)
Normal (C0)
Normal (C0)
TC1
1
Normal (C0)
AutoHalt (C1)
AutoHalt (C1)
AutoHalt (C1)
TC2
Normal (C0)
AutoHalt (C1)
Stop-Grant (C2) Stop-Grant (C2)
TC4/TC6
Normal (C0)
AutoHalt (C1)
Stop-Grant (C2)
Deeper Sleep
(C4)/Deep Power
Down (C6)
NOTE: AutoHalt or MWAIT/C1
To enter a package/core state, both threads must share a common low power state. If
the threads are not in a common low power state, the package state will resolve to
the highest common power C-state.
2.1.1
Package/Core Low-Power State Descriptions
The following state descriptions assume that both threads are in a common low power
state. For cases when only one thread is in a low power state no change in power
state will occur.
2.1.1.1
Normal States (C0, C1)
These are the normal operating states for the processor. The processor remains in the
Normal state when the processor/core is in the C0, C1/AutoHALT, or C1/MWAIT
states. C0 is the active execution state.
2.1.1.1.1 C1/AutoHalt Powerdown State
C1/AutoHALT is a low-power state entered when one thread executes the HALT
instruction while the other is in the TC1 or greater thread state. The processor will
transition to the C0 state upon occurrence of SMI#, INIT#, LINT[1:0] (NMI, INTR), or
FSB interrupt messages. RESET# will cause the processor to immediately initialize
itself.
A System Management Interrupt (SMI) handler will return execution to either Normal
A System Management Interrupt (SMI) handler will return execution to either Normal
state or the AutoHALT Powerdown state. See the Intel® 64 and IA-32 Architectures
Software Developer's Manuals, Volume 3A/3B: System Programmer's Guide for more
information.
The system can generate a STPCLK# while the processor is in the AutoHALT
The system can generate a STPCLK# while the processor is in the AutoHALT
Powerdown state. When the system de-asserts the STPCLK# interrupt, the processor
will return to the HALT state.
While in AutoHALT Powerdown state, the processor will process bus snoops. The
processor will enter an internal snoopable sub-state (not shown in Figure 1) to process
the snoop and then return to the AutoHALT Powerdown state.