Acer E3-1220 v3 KC.12201.3E3 Manuale Utente

Codici prodotto
KC.12201.3E3
Pagina di 116
Signal Name
Description
Direction /
Buffer Type
SM_DRAMRST#
DRAM Reset: Reset signal from processor to DRAM devices. One
signal common to all channels.
O
CMOS
TESTLO_x
TESTLO should be individually connected to V
SS
 through a
resistor.
Note: 1. PCIe bifurcation support varies with the processor and PCH SKUs used.
6.4 
PCI Express*-Based Interface Signals
Table 27.
PCI Express* Graphics Interface Signals
Signal Name
Description
Direction / Buffer Type
PEG_RCOMP
PCI Express Resistance Compensation
I
A
PEG_RXP[15:0]
PEG_RXN[15:0]
PCI Express Receive Differential Pair
I
PCI Express
PEG_TXP[15:0]
PEG_TXN[15:0]
PCI Express Transmit Differential Pair
O
PCI Express
6.5 
Display Interface Signals
Table 28.
Display Interface Signals
Signal Name
Description
Direction / Buffer
Type
FDI_TXP[1:0]
FDI_TXN[1:0]
Intel Flexible Display Interface Transmit Differential Pair
O
FDI
DDIB_TXP[3:0]
DDIB_TXN[3:0]
Digital Display Interface Transmit Differential Pair
O
FDI
DDIC_TXP[3:0]
DDIC_TXN[3:0]
Digital Display Interface Transmit Differential Pair
O
FDI
DDID_TXP[3:0]
DDID_TXN[3:0]
Digital Display Interface Transmit Differential Pair
O
FDI
FDI_CSYNC
Intel Flexible Display Interface Sync
I
CMOS
DISP_INT
Intel Flexible Display Interface Hot-Plug Interrupt
I
Asynchronous
CMOS
Signal Description—Processor
Intel
®
 Xeon
®
 Processor E3-1200 v3 Product Family
June 2013
Datasheet – Volume 1 of 2
Order No.: 328907-001
81