Motorola MVME2300 Series 사용자 설명서

다운로드
페이지 282
3-20
Computer Group Literature Center Web Site
Falcon ECC Memory Controller Chip Set
3
DRAM Arbitration
The Falcon pair has 3 different entities that can request use of the DRAM 
cycle controller: 
The PowerPC 60x bus master
The tester
The refresher/scrubber
The Falcon pair’s arbiters assign priority with the refresher/scrubber 
highest, the tester next, and the PowerPC 60x bus lowest. When no 
requests are pending, the arbiter defaults to providing a PowerPC 60x bus 
grant. This provides fast response for PowerPC 60x bus cycles. Although 
the arbiter operates on a priority basis, it also performs a pseudo round-
robin algorithm in order to prevent starving any of the requesting entities. 
Note that PowerPC DRAM or ROM/Flash accesses should not be 
attempted while the tester is in operation.
Chip Defaults
Some jumper option kinds of parameters need to be configured by 
software in the Falcon pair. These parameters include DRAM and 
ROM/Flash attributes. In order to set up these parameters correctly, 
software needs some way of knowing about the devices that are being used 
with the Falcon pair. One way of providing this information is by using the 
power-up status registers in the Falcon pair. At power-up reset, each 
Falcon latches the level on its RD0-RD63 signal pins into its power-up 
status registers. Since the RD signal pins are high impedance during reset, 
their power-up reset level can be controlled by pullup/pulldown resistors. 
(They are pulled up internally.)
3Falcon ECC Memory Controller Chip Set
0Programming Model