HP Intel Xeon W3550 VF152AV 사용자 설명서

제품 코드
VF152AV
다운로드
페이지 98
Intel® Xeon® Processor 3500 Series Datasheet, Volume 2
47
Register Description
2.7
Intel® QuickPath Interconnect Link Registers
2.7.1
QPI_QPILCL_L0, QPI_QPILCL_L1
This register provides Intel QPI Link Control.
17:16
RW
-
PACKAGE4. Package for index value 4 of interleaves.
13:12
RW
-
PACKAGE3. Package for index value 3 of interleaves.
9:8
RW
-
PACKAGE2. Package for index value 2 of interleaves.
5:4
RW
-
PACKAGE1. Package for index value 1 of interleaves.
1:0
RW
-
PACKAGE0. Package for index value 0 of interleaves.
Device:
0
Function: 1
Offset:
C0h, C4h, C8h, CCh, D0h, D4h, D8h, DCh
Access as a Dword
Device:
2
Function: 0, 4
Offset:
48h
Access as a Dword
Bit
Type
Reset
Value
Description
21
RW
0
L1_MASTER 
Indicates that this end of the link is the L1 master. This link transmitter bit is an 
L1 power state master and can initiate an L1 power state transition. If this bit is 
not set, then the link transmitter is an L1 power state slave and should respond 
to L1 transitions with an ACK or NACK.
If the link power state of L1 is enabled, then there is one master and one slave 
per link. The master may only issue single L1 requests, while the slave can only 
issue single L1_Ack or L1_NAck responses for the corresponding request.
20
RW
0
L1_ENABLE 
Enables L1 mode at the transmitter. This bit should be ANDed with the receive 
L1 capability bit received during parameter exchange to determine if a 
transmitter is allowed to enter into L1. This is NOT a bit that determines the 
capability of a device. 
18
RW
0
L0S_ENABLE 
Enables L0s mode at the transmitter. This bit should be ANDed with the receive 
L0s capability bit received during parameter exchange to determine if a 
transmitter is allowed to enter into L0s. This is NOT a bit that determines the 
capability of a device.