Microchip Technology IC PIC MCU PIC18F65J15-I/PT TQFP-64 MCP PIC18F65J15-I/PT 데이터 시트

제품 코드
PIC18F65J15-I/PT
다운로드
페이지 410
© 2009 Microchip Technology Inc.
DS39663F-page 169
PIC18F87J10 FAMILY
17.0 CAPTURE/COMPARE/PWM 
(CCP) MODULES
Members of the PIC18F87J10 family of devices all have
a total of five CCP (Capture/Compare/PWM) modules.
Two of these (CCP4 and CCP5) implement standard
Capture, Compare and Pulse-Width Modulation (PWM)
modes and are discussed in this section. The other three
modules (ECCP1, ECCP2, ECCP3) implement
standard Capture and Compare modes, as well as
Enhanced PWM modes. These are discussed in
Section 18.0 “Enhanced Capture/Compare/PWM
(ECCP) Module”
.
Each CCP/ECCP module contains a 16-bit register
which can operate as a 16-Bit Capture register, a 16-Bit
Compare register or a PWM Master/Slave Duty Cycle
register. For the sake of clarity, all CCP module opera-
tion in the following sections is described with respect
to CCP4, but is equally applicable to CCP5. 
Capture and compare operations described in this
chapter apply to all standard and Enhanced CCP
modules. The operations of PWM mode, described in
Section 17.4 “PWM Mode”, apply to CCP4 and CCP5
only.
              
Note: Throughout this section and Section 18.0
“Enhanced Capture/Compare/PWM (ECCP)
Module”
, re
ferences to register and bit names
that may be associated with a specific CCP
module are referred to generically by the use of
‘x’ or ‘y’ in place of the specific module number.
Thus, “CCPxCON” might refer to the control
register for ECCP1, ECCP2, ECCP3, CCP4 or
CCP5.
REGISTER 17-1:
CCPxCON: CCPx CONTROL REGISTER (CCP4 AND CCP5)
U0
U-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
DCxB1
DCxB0
CCPxM3
CCPxM2
CCPxM1
CCPxM0
bit 7
bit 0
Legend:
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
-n = Value at POR
‘1’ = Bit is set
‘0’ = Bit is cleared
x = Bit is unknown
bit 7-6
Unimplemented: Read as ‘0’
bit 5-4
DCxB<1:0>: CCP Module x PWM Duty Cycle bit 1 and bit 0
Capture mode:
Unused.
Compare mode:
Unused.
PWM mode:
These bits are the two Least Significant bits (bit 1 and bit 0) of the 10-bit PWM duty cycle. The eight
Most Significant bits (DCxB<9:2>) of the duty cycle are found in CCPRxL.
bit 3-0
CCPxM<3:0>: CCP Module x Mode Select bits
0000 = Capture/Compare/PWM disabled (resets CCPx module) 
0001 = Reserved 
0010 = Compare mode, toggle output on match (CCPxIF bit is set) 
0011 = Reserved 
0100 = Capture mode, every falling edge 
0101 = Capture mode, every rising edge
0110 = Capture mode, every 4th rising edge 
0111 = Capture mode, every 16th rising edge
1000 = Compare mode; initialize CCPx pin low; on compare match, force CCPx pin high (CCPxIF bit
is set) 
1001 = Compare mode; initialize CCPx pin high; on compare match, force CCPx pin low (CCPxIF bit
is set) 
1010 = Compare mode; generate software interrupt on compare match (CCPxIF bit is set, CCPx pin
reflects I/O state) 
1011  = Reserved
11xx  = PWM  mode