HP A2Y15AV Manual Do Utilizador
Processor Configuration Registers
92
Datasheet, Volume 2
2.6.5
RID—Revision Identification Register
This register contains the revision number of the processor root port. These bits are
read only and writes to this register have no effect.
read only and writes to this register have no effect.
2.6.6
CC—Class Code Register
This register identifies the basic function of the device, a more specific sub-class, and a
register-specific programming interface.
register-specific programming interface.
2.6.7
CL—Cache Line Size Register
B/D/F/Type:
0/1/0–2/PCI
Address Offset:
8h
Reset Value:
00h
Access:
RO-FW
Size:
8 bits
Bit
Access
Reset
Value
RST/
PWR
Description
7:0
RO-FW
0h
Uncore
Revision Identification Number (RID)
This is an 8-bit value that indicates the revision identification
This is an 8-bit value that indicates the revision identification
number for the root port. Refer to the Mobile 3rd Generation
Intel
®
Core™ Processor Family Specification Update for the value
of the RID register.
B/D/F/Type:
0/1/0–2/PCI
Address Offset:
9–Bh
Reset Value:
060400h
Access:
RO
Size:
24 bits
Bit
Access
Reset
Value
RST/
PWR
Description
23:16
RO
06h
Uncore
Base Class Code (BCC)
This field indicates the base class code for this device. This code
This field indicates the base class code for this device. This code
has the value 06h indicating a Bridge device.
15:8
RO
04h
Uncore
Sub-Class Code (SUBCC)
This field indicates the sub-class code for this device. The code is
This field indicates the sub-class code for this device. The code is
04h indicating a PCI to PCI Bridge.
7:0
RO
00h
Uncore
Programming Interface (PI)
This field indicates the programming interface of this device. This
This field indicates the programming interface of this device. This
value does not specify a particular register set layout and
provides no practical use for this device.
B/D/F/Type:
0/1/0–2/PCI
Address Offset:
Ch
Reset Value:
00h
Access:
RW
Size:
8 bits
Bit
Access
Reset
Value
RST/
PWR
Description
7:0
RW
00h
Uncore
Cache Line Size (CLS)
Implemented by PCI Express devices as a read-write field for
Implemented by PCI Express devices as a read-write field for
legacy compatibility purposes but has no impact on any PCI
Express device functionality.