Справочник Пользователя для Intel Pentium 4 641 HH80552PG0882M
Модели
HH80552PG0882M
14
Datasheet
Electrical Specifications
2.3.1
V
CC
Decoupling
Regulator solutions need to provide bulk capacitance with a low Effective Series Resistance (ESR)
and keep a low interconnect resistance from the regulator to the socket. Bulk decoupling for the
large current swings when the part is powering on, or entering/exiting low power states, must be
provided by the voltage regulator solution (VR). For more details on this topic, refer to the Voltage
Regulator Down (VRD) 10.1 Design Guide For Desktop LGA775 Socket.
and keep a low interconnect resistance from the regulator to the socket. Bulk decoupling for the
large current swings when the part is powering on, or entering/exiting low power states, must be
provided by the voltage regulator solution (VR). For more details on this topic, refer to the Voltage
Regulator Down (VRD) 10.1 Design Guide For Desktop LGA775 Socket.
2.3.2
FSB GTL+ Decoupling
The Pentium 4 processor in the 775-land package integrates signal termination on the die as well as
incorporating high frequency decoupling capacitance on the processor package. Decoupling must
also be provided by the system baseboard for proper GTL+ bus operation.
incorporating high frequency decoupling capacitance on the processor package. Decoupling must
also be provided by the system baseboard for proper GTL+ bus operation.
2.3.3
FSB Clock (BCLK[1:0]) and Processor Clocking
BCLK[1:0] directly controls the FSB interface speed as well as the core frequency of the processor.
As in previous generation processors, the Pentium 4 processor in the 775-land package core
frequency is a multiple of the BCLK[1:0] frequency. The processor bus ratio multiplier will be set
at its default ratio during manufacturing. No user intervention is necessary, and the processor will
automatically run at the speed indicated on the package.
As in previous generation processors, the Pentium 4 processor in the 775-land package core
frequency is a multiple of the BCLK[1:0] frequency. The processor bus ratio multiplier will be set
at its default ratio during manufacturing. No user intervention is necessary, and the processor will
automatically run at the speed indicated on the package.
The Pentium 4 processor in the 775-land package uses a differential clocking implementation. For
more information on the Pentium 4 processor in the 775-land package clocking, refer to the
CK410/CK410M Clock Synthesizer/Driver Specification.
more information on the Pentium 4 processor in the 775-land package clocking, refer to the
CK410/CK410M Clock Synthesizer/Driver Specification.
Table 2-1. Core Frequency to FSB Multiplier Configuration
Multiplication of System
Core Frequency to FSB
Frequency
Core Frequency
(133 MHz BCLK/
(133 MHz BCLK/
533 MHz FSB)
Core Frequency
(200 MHz BCLK/
(200 MHz BCLK/
800 MHz FSB)
Notes
1, 2
NOTES:
1.
Individual processors operate only at or below the rated frequency.
2.
Listed frequencies are not necessarily committed production frequencies.
1/14
1.86 GHz
2.80 GHz
-
1/15
2 GHz
3 GHz
-
1/16
2.13 GHz
3.20 GHz
-
1/17
2.26 GHz
3.40 GHz
-
1/18
2.40 GHz
3.60 GHz
-
1/19
2.53 GHz
3.80 GHz
-
1/20
2.66 GHz
4 GHz
-
1/21
2.80 GHz
RESERVED
-