Intel i7-3920XM Extreme AW8063801009607 用户手册
产品代码
AW8063801009607
Datasheet, Volume 2
133
Processor Configuration Registers
2.7.1
PVCCAP1—Port VC Capability Register 1
This register describes the configuration of PCI Express* Virtual Channels associated
with this port.
with this port.
2.7.2
PVCCAP2—Port VC Capability Register 2
This register describes the configuration of PCI Express* Virtual Channels associated
with this port.
with this port.
B/D/F/Type:
0/1/0–2/MMR
Address Offset:
104–107h
Reset Value:
00000000h
Access:
RO
Size:
32 bits
BIOS Optimal Default
0000000h
Bit
Access
Reset
Value
RST/
PWR
Description
31:7
RO
0h
Reserved (RSVD)
6:4
RO
000b
Uncore
Low Priority Extended VC Count (LPEVCC)
This field indicates the number of (extended) Virtual Channels in
This field indicates the number of (extended) Virtual Channels in
addition to the default VC belonging to the low-priority VC (LPVC)
group that has the lowest priority with respect to other VC
resources in a strict-priority VC Arbitration. The value of 0 in this
field implies strict VC arbitration.
3
RO
0h
Reserved (RSVD)
2:0
RO
000b
Uncore
Extended VC Count (EVCC)
This field indicates the number of (extended) Virtual Channels in
This field indicates the number of (extended) Virtual Channels in
addition to the default VC supported by the device.
B/D/F/Type:
0/1/0–2/MMR
Address Offset:
108–10Bh
Reset Value:
00000000h
Access:
RO
Size:
32 bits
BIOS Optimal Default
0000h
Bit
Access
Reset
Value
RST/
PWR
Description
31:24
RO
00h
Uncore
VC Arbitration Table Offset (VCATO)
This field indicates the location of the VC Arbitration Table. This
This field indicates the location of the VC Arbitration Table. This
field contains the zero-based offset of the table in DQWORDS
(16 bytes) from the base address of the Virtual Channel
Capability Structure. A value of 0 indicates that the table is not
present (due to fixed VC priority).
23:8
RO
0h
Reserved (RSVD)
7:0
RO
00h
Uncore
Reserved for VC Arbitration Capability (VCAC)