Intel i7-3920XM Extreme AW8063801009607 用户手册
产品代码
AW8063801009607
Processor Configuration Registers
50
Datasheet, Volume 2
2.5.4
PCISTS—PCI Status Register
This status register reports the occurrence of error events on Device 0's PCI interface.
Since Device 0 does not physically reside on PCI_A many of the bits are not
implemented.
Since Device 0 does not physically reside on PCI_A many of the bits are not
implemented.
7
RO
0b
Uncore
Address/Data Stepping Enable (ADSTEP)
Address/data stepping is not implemented in the processor, and
Address/data stepping is not implemented in the processor, and
this bit is hardwired to 0. Writes to this bit position have no
effect.
6
RW
0b
Uncore
Parity Error Enable (PERRE)
This bit controls whether or not the Master Data Parity Error bit in
This bit controls whether or not the Master Data Parity Error bit in
the PCI Status register can bet set.
0 = Master Data Parity Error bit in PCI Status register can NOT
0 = Master Data Parity Error bit in PCI Status register can NOT
be set.
1 = Master Data Parity Error bit in PCI Status register CAN be
set.
5
RO
0b
Uncore
VGA Palette Snoop Enable (VGASNOOP)
The processor does not implement this bit and it is hardwired to a
The processor does not implement this bit and it is hardwired to a
0. Writes to this bit position have no effect.
4
RO
0b
Uncore
Memory Write and Invalidate Enable (MWIE)
The processor will never issue memory write and invalidate
The processor will never issue memory write and invalidate
commands. This bit is therefore hardwired to 0. Writes to this bit
position will have no effect.
3
RO
0h
Reserved (RSVD)
2
RO
1b
Uncore
Bus Master Enable (BME)
The processor is always enabled as a master on the backbone.
The processor is always enabled as a master on the backbone.
This bit is hardwired to a 1. Writes to this bit position have no
effect.
1
RO
1b
Uncore
Memory Access Enable (MAE)
The processor always allows access to main memory, except
The processor always allows access to main memory, except
when such access would violate security principles. Such
exceptions are outside the scope of PCI control. This bit is not
implemented and is hardwired to 1. Writes to this bit position
have no effect.
0
RO
0b
Uncore
I/O Access Enable (IOAE)
This bit is not implemented in the processor and is hardwired to a
This bit is not implemented in the processor and is hardwired to a
0. Writes to this bit position have no effect.
B/D/F/Type:
0/0/0/PCI
Address Offset:
4–5h
Reset Value:
0006h
Access:
RO, RW
Size:
16 bits
BIOS Optimal Default
00h
Bit
Access
Reset
Value
RST/
PWR
Description
B/D/F/Type:
0/0/0/PCI
Address Offset:
6–7h
Reset Value:
0090h
Access:
RW1C, RO
Size:
16 bits
BIOS Optimal Default
00h
Bit
Access
Reset
Value
RST/
PWR
Description
15
RW1C
0b
Uncore
Detected Parity Error (DPE)
This bit is set when this Device receives a Poisoned TLP.
This bit is set when this Device receives a Poisoned TLP.