Intel E3815 FH8065301567411 Data Sheet

Product codes
FH8065301567411
Page of 5308
Intel
®
 Atom™ Processor E3800 Product Family
1972
Datasheet
17.8.14
Port-FIS Base Address (PxFB0)—Offset 108h
Access Method
Default: 00000000h
17.8.15
Port-FIS Base Address Upper 32-bits (PxFBU0)—Offset 10Ch
Access Method
Default: 00000000h
17.8.16
Port-Interrupt Status (PxIS0)—Offset 110h
Access Method
Default: 00000000h
Type: 
Memory Mapped I/O Register
(Size: 32 bits)
PxFB0: 
ABAR Type: 
PCI Configuration Register (Size: 32 bits)
ABAR Reference: 
[B:0, D:19, F:0] + 24h
31
28
24
20
16
12
8
4
0
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
FB
RSV
D
0
Bit 
Range
Default & 
Access
Description
31:8
0000000h
RW
FIS Base Address (FB): 
Indicates the 32-bit base for received FISes. This address 
must be 256-byte aligned as indicated by bits 31:08 being read/write. When FIS-based 
switching is in use, this structure is 4KB in length and the address shall be 4KB aligned. 
Note that these bits are not reset on a HBA reset.
7:0
0b
RO
RSVD0: 
Reserved
Type: 
Memory Mapped I/O Register
(Size: 32 bits)
PxFBU0: 
ABAR Type: 
PCI Configuration Register (Size: 32 bits)
ABAR Reference: 
[B:0, D:19, F:0] + 24h
31
28
24
20
16
12
8
4
0
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
FBU
Bit 
Range
Default & 
Access
Description
31:0
00000000h
RW
FIS Base Address Upper (FBU): 
Indicates the upper 32-bits for the received FIS base 
for this port. Note that these bits are not reset on a HBA reset.
Type: 
Memory Mapped I/O Register
(Size: 32 bits)
PxIS0: 
ABAR Type: 
PCI Configuration Register (Size: 32 bits)
ABAR Reference: 
[B:0, D:19, F:0] + 24h