Intel Core™ i7-860 Processor (8M Cache, 2.80 GHz) BX8060517860 User Manual

Product codes
BX8060517860
Page of 98
Datasheet
77
Register Description
2.10.26 MC_CHANNEL_0_TX_BG_SETTINGS
MC_CHANNEL_1_TX_BG_SETTINGS
MC_CHANNEL_2_TX_BG_SETTINGS
These are the parameters used to set the Start Scheduler for TX clock crossing. This is 
used to send commands to the DIMMs.
The NATIVE RATIO is UCLK multiplier of BCLK = U
ALIEN RATION is DCLK multiplier of BCLK = D
PIPE DEPTH = 8 UCLK (design dependent variable)
MIN SEP DELAY = 670ps (design dependent variable, Internally this is logic delay of 
FIFO + clock skew between U and D)
TOTAL EFFECTIVE DELAY = PIPE DEPTH * UCLK PERIOD in ps + MIN SEP DELAY
DELAY FRACTION = (TOTAL EFFECTIVE DELAY * D) / (UCLK PERIOD in ps * G.C.D(U,D)
Determine OFFSET MULTIPLE using the equation 
FLOOR ((OFFSET MULTIPLE +1) / G.C.D (U,D)) > DELAY FRACTION
OFFSET VALUE = MOD (OFFSET MULTIPLE, U) <= Final answer for OFFSET MULTIPLE
2.10.27 MC_CHANNEL_0_RX_BGF_SETTINGS
MC_CHANNEL_1_RX_BGF_SETTINGS
MC_CHANNEL_2_RX_BGF_SETTINGS
These are the parameters used to set the Rx clock crossing BGF.
Device:
4, 5, 6
Function: 0
Offset:
C0h
Access as a Dword
Bit
Type
Reset
Value
Description
23:16
RW
2
OFFSET. TX offset setting.
15:8
RW
1
ALIENRATIO. Dclk ratio to BCLK. TX Alien Ratio setting.
7:0
RW
4
NATIVERATIO. Uclk ratio to BCLK. TX Native Ratio setting.
Device:
4, 5, 6
Function: 0
Offset:
C8h
Access as a Dword
Bit
Type
Reset
Value
Description
26:24
RW
2
PTRSEP. 
RX FIFO pointer separation settings. THIS FIELD IS NOT USED BY HARDWARE. 
RX Pointer separation can be modified via the round trip setting (larger value 
causes a larger pointer separation).
23:16
RW
0
OFFSET. RX offset setting.
15:8
RW
1
ALIENRATIO. Qclk to BCLK ratio. RX Alien Ratio setting.
7:0
RW
2
NATIVERATIO. Uclk to BCLK ratio. RX Native Ratio setting.