Supermicro XEON 2.8GHz P4X-0028-2M-800L User Manual

Product codes
P4X-0028-2M-800L
Page of 129
Intel® Xeon™ Processor with 512 KB L2 Cache
Datasheet
31
Table 12.  BSEL[1:0] and VID[4:0] DC Specifications
1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
2. These parameters are not tested and are based on design simulations.
3. Leakage to Vss with pin held at 2.50V.
2.12
AGTL+ Front Side Bus Specifications
Routing topologies are dependent on the number of processors supported and the chipset used in
the design. Please refer to the appropriate platform design guidelines.
 
In most cases, termination
resistors are not required as these are integrated into the processor. See 
 for details on which
AGTL+ signals do not include on-die termination.The termination resistors are enabled or disabled
through the ODTEN pin. To enable termination, this pin should be pulled up to V
CC
 through a
resistor and to disable termination, this pin should be pulled down to V
SS
 through a resistor. For
optimum noise margin, all pull-up and pull-down resistor values used for the ODTEN pin should
have a resistance value within 20 percent of the impedance of the baseboard transmission line
traces. For example, if the trace impedance is 50
Ω
, then a value between 40 and 60
Ω
 should be
used
The processor's on-die termination must be enabled for the end agent only. Please refer to
 for termination resistor values. For more details on platform design see the appropriate
platform design guidelines.
Valid high and low levels are determined by the input buffers via comparing with a reference
voltage called GTLREF.
 lists the GTLREF specifications. The AGTL+ reference voltage (GTLREF) should be
generated on the baseboard using high precision voltage divider circuits. It is important that the
baseboard impedance is held to the specified tolerance, and that the intrinsic trace capacitance for
the AGTL+ signal group traces is known and well-controlled. For more details on platform design
see the appropriate platform design guidelines.
Symbol
Parameter
Min Max
Unit
Notes
1
Ron (BSEL)
Buffer On 
Resistance
9.2
14.3
Ω
2
Ron 
(VID)
Buffer On 
Resistance
7.8
12.8
Ω
2
I
HI
Pin Leakage Hi
N/A
100
µA
3
Table 13. AGTL+ Bus Voltage Definitions 
Symbol
Parameter
Min
Typ
Max
Units
Notes 
1
GTLREF
Bus Reference Voltage
2/3 * V
CC
 - 2%
2/3 * V
CC
2/3 * V
CC
 + 2%
V
2, 3, 6
GTLREF
New Design
Bus Reference Voltage
0.63*V
CC 
- 2%
0.63*V
CC
0.63*V
CC 
+
 
2%
V
2, 3, 6, 
R
TT
Termination Resistance
36
41
46
Ω
4
R
TT
 
New 
Design
Termination Resistance
45
50
55
Ω
4, 8
COMP[1:0]
COMP Resistance
42.77
43.2
43.63
Ω
5, 7