Microchip Technology DM164134 Data Sheet

Page of 402
PIC18FXX8
DS41159E-page 352
© 2006 Microchip Technology Inc.
FIGURE 27-16:
EXAMPLE SPI™ SLAVE MODE TIMING (CKE = 1)      
TABLE 27-16: EXAMPLE SPI™ SLAVE MODE REQUIREMENTS (CKE = 1) 
Param 
No.
Symbol
Characteristic
Min
Max Units Conditions
70
TssL2scH, 
TssL2scL
SS 
↓ to SCK ↓ or SCK ↑ Input
T
CY
ns
71
TscH
SCK Input High Time 
(Slave mode)
Continuous
1.25 T
CY
 + 30
ns
71A
Single Byte
40
ns
(Note 1)
72
TscL
SCK Input Low Time 
(Slave mode)
Continuous
1.25 T
CY
 + 30
ns
72A
Single Byte
40
ns
(Note 1)
73A
T
B
2
B
Last Clock Edge of Byte 1 to the 1st Clock Edge of Byte 2 1.5 T
CY
 + 40
ns
(Note 2)
74
TscH2diL, 
TscL2diL
Hold Time of SDI Data Input to SCK Edge
100
ns
75
TdoR
SDO Data Output Rise Time
PIC18FXX8
25
ns
PIC18LFXX8
45
ns
76
TdoF
SDO Data Output Fall Time
25
ns
77
TssH2doZ SS 
↑ to SDO Output High-Impedance 
10
50
ns
78
TscR
SCK Output Rise Time 
(Master mode)
PIC18FXX8
25
ns
PIC18LFXX8
45
ns
79
TscF
SCK Output Fall Time (Master mode)
25
ns
80
TscH2doV,
TscL2doV
SDO Data Output Valid after SCK 
Edge
PIC18FXX8
50
ns
PIC18LFXX8
100
ns
82
TssL2doV
SDO Data Output Valid after SS 
↓ 
Edge
PIC18FXX8
50
ns
PIC18LFXX8
100
ns
83
TscH2ssH,
TscL2ssH
SS 
↑ after SCK Edge
1.5 T
CY
 + 40
ns
Note 1:
Requires the use of parameter #73A.
2:
Only if parameter #71A and #72A are used.
SS
SCK
(CKP = 0)
SCK
(CKP = 1)
SDO
SDI
71
72
82
74
75, 76
MSb
Bit 6 - - - - - -1
LSb
77
MSb In
Bit 6 - - - -1
LSb In
80
83
Note: Refer to Figure 27-5 for load conditions.
70