Freescale Semiconductor MPC830x PowerQUICC II Pro Processor Evaluation Kit MPC8309-KIT MPC8309-KIT Fiche De Données

Codes de produits
MPC8309-KIT
Page de 79
MPC8309 PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 2
76
Freescale Semiconductor
 
Ordering information
The following table summarizes the signal impedance targets. The driver impedance is targeted at 
minimum V
DD
, nominal OV
DD
, 105
°C.
25.5
Configuration pin multiplexing
The MPC8309 provides the user with power-on configuration options which can be set through the use of 
external pull-up or pull-down resistors of 4.7 k
Ω on certain output pins (Refer to the “Reset, Clocking 
and Initialization” of MPC8309 PowerQUICC II Pro Integrated Communications Processor Family 
Reference Manual
). These pins are generally used as output only pins in normal operation. 
While HRESET is asserted however, these pins are treated as inputs. The value presented on these pins 
while HRESET is asserted, is latched when HRESET deasserts, at which time the input receiver is disabled 
and the I/O circuit takes on its normal function. Careful board layout with stubless connections to these 
pull-up/pull-down resistors coupled with the large value of the pull-up/pull-down resistor should minimize 
the disruption of signal quality or speed for output pins thus configured.
26 Ordering information
This section presents ordering information for the devices discussed in this document, and it shows an 
example of how the parts are marked. Ordering information for the devices fully covered by this document 
is provided in 
26.1
Part numbers fully addressed by this document
The following table provides the Freescale part numbering nomenclature for the MPC8309 family. Note 
that the individual part numbers correspond to a maximum processor core frequency. For available 
frequencies, contact your local Freescale sales office. In addition to the maximum processor core 
frequency, the part numbering scheme also includes the maximum effective DDR memory speed and 
QUICC Engine bus frequency. Each part number also contains a revision code which refers to the die mask 
revision number.
Table 63. Impedance characteristics
Impedance
Local Bus, Ethernet, DUART, Control, 
Configuration and Power Management
DDR DRAM
Symbol
Unit
R
N
42 Target
20 Target
Z
0
?
R
P
42 Target
20 Target
Z
0
?
Differential
NA
NA
Z
DIFF
?
Note: 
Nominal supply voltages. See 
j
 = 105
°C.