Epson S1D13504 ユーザーズマニュアル

ページ / 504
Page 16
Epson Research and Development
Vancouver Design Center
S1D13504
Hardware Functional Specification
X19A-A-002-18
Issue Date: 01/01/30
.
Figure 3-4: Typical System Diagram – Generic Bus, 1Mx16 FPM/EDO-DRAM
Power
Management
S1D13504
FPFRAME
FPSHIFT
FPLINE
DRDY
FPDAT[15:8]
FPDAT[7:0]
CLK
I
Oscillator
FPFRAME
FPSHIFT
FPLINE
MOD
UD[7:0]
LD[7:0]
4/8/16-bit
LCD
Display
GENERIC
BUS
RESET#
D[15:0]
RD0#
WAIT#
A[20:0]
BCLK
RD/WR#
AB[20:0]
DB[15:0]
WE1#
RD#
M/R#
CS#
BUSCLK
SU
SP
EN
D
#
WAIT#
RESET#
A21
CSn#
WE1#
LCDPWR
WE
#
A[
1
1
:0
]
D[
15:
0]
R
AS#
1Mx16
L
C
AS#
UCA
S
#
M
A
[1
1:
0]
M
D
[1
5:
0]
WE
#
RA
S
#
L
C
AS#
UCA
S
#
FPM/EDO-DRAM
WE0#
WE0#
RD1#