Microchip Technology MA240029 データシート
PIC24FJ128GA310 FAMILY
DS39996F-page 256
2010-2011 Microchip Technology Inc.
REGISTER 20-2:
PMCON2: EPMP CONTROL REGISTER 2
R-0, HSC
U-0
R/C-0, HS
R/C-0, HS
U-0
U-0
U-0
U-0
BUSY
—
ERROR
TIMEOUT
—
—
—
—
bit 15
bit 8
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
RADDR23
)
RADDR22
RADDR21
(
RADDR20
(
)
RADDR19
)
RADDR18
RADDR17
(
RADDR16
(
)
bit 7
bit 0
Legend:
HS = Hardware Settable bit
HSC = Hardware Settable/Clearable bit
R = Readable bit
W = Writable bit
U = Unimplemented, read as ‘0’
-n = Value at POR
‘1’ = Bit is set
‘0’ = Bit is cleared
x = Bit is unknown
bit 15
BUSY:
Busy bit (Master mode only)
1
= Port is busy
0
= Port is not busy
bit 14
Unimplemented:
Read as ‘0’
bit 13
ERROR:
Error bit
1
= Transaction error (illegal transaction was requested)
0
= Transaction completed successfully
bit 12
TIMEOUT:
Time-out bit
1
= Transaction timed out
0
= Transaction completed successfully
bit 11-8
Unimplemented:
Read as ‘0’
bit 7-0
RADDR<23:16>:
Parallel Master Port Reserved Address Space bits
)
Note 1:
If RADDR<23:16> = 00000000, then the last EDS address for Chip Select 2 will be FFFFFFh.