Intel E3815 FH8065301567411 Data Sheet

Product codes
FH8065301567411
Page of 5308
 
PCU – iLB – High Precision Event Timer (HPET)
Intel
®
 Atom™ Processor E3800 Product Family
Datasheet
4563
38.1.2.3
Mapping Option #2: Standard Option (GCFG.LRE cleared)
Each timer has its own routing control. The interrupts can be routed to various 
interrupts in the I/O APIC. T[2:0]C.IRC indicates which interrupts are valid options for 
routing. If a timer is set for edge-triggered mode, the timers should not be shared with 
any other interrupts.
38.2
References
38.3
Register Map
38.4
Memory Mapped Registers
The register space is memory mapped to a 1K block at address FED00000h. All 
registers are in the core well. Accesses that cross register boundaries result in 
undefined behavior.
§ 
Table 334. 8254 Interrupt Mapping
Time
r
8259 
Mapping
APIC 
Mapping
Comment
0
IRQ0
IRQ2
The 8254 timer will not cause any interrupts
1
IRQ8
IRQ8
RTC will not cause any interrupts.
2
T2C.IR
T2C.IRC